summary refs log tree commit diff
path: root/drivers/phy/qualcomm/phy-qcom-qmp-qserdes-com-v5.h
blob: 8d2f9f012fedf8530a8dbd7fdcfae4239e88b7f8 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
/* SPDX-License-Identifier: GPL-2.0 */
/*
 * Copyright (c) 2017, The Linux Foundation. All rights reserved.
 */

#ifndef QCOM_PHY_QMP_QSERDES_COM_V5_H_
#define QCOM_PHY_QMP_QSERDES_COM_V5_H_

/* Only for QMP V5 PHY - QSERDES COM registers */
#define QSERDES_V5_COM_SSC_EN_CENTER			0x010
#define QSERDES_V5_COM_SSC_PER1				0x01c
#define QSERDES_V5_COM_SSC_PER2				0x020
#define QSERDES_V5_COM_SSC_STEP_SIZE1_MODE0		0x024
#define QSERDES_V5_COM_SSC_STEP_SIZE2_MODE0		0x028
#define QSERDES_V5_COM_SSC_STEP_SIZE1_MODE1		0x030
#define QSERDES_V5_COM_SSC_STEP_SIZE2_MODE1		0x034
#define QSERDES_V5_COM_BIAS_EN_CLKBUFLR_EN		0x044
#define QSERDES_V5_COM_CLK_ENABLE1			0x048
#define QSERDES_V5_COM_SYSCLK_BUF_ENABLE		0x050
#define QSERDES_V5_COM_PLL_IVCO				0x058
#define QSERDES_V5_COM_CP_CTRL_MODE0			0x074
#define QSERDES_V5_COM_CP_CTRL_MODE1			0x078
#define QSERDES_V5_COM_PLL_RCTRL_MODE0			0x07c
#define QSERDES_V5_COM_PLL_RCTRL_MODE1			0x080
#define QSERDES_V5_COM_PLL_CCTRL_MODE0			0x084
#define QSERDES_V5_COM_PLL_CCTRL_MODE1			0x088
#define QSERDES_V5_COM_SYSCLK_EN_SEL			0x094
#define QSERDES_V5_COM_LOCK_CMP_EN			0x0a4
#define QSERDES_V5_COM_LOCK_CMP_CFG			0x0a8
#define QSERDES_V5_COM_LOCK_CMP1_MODE0			0x0ac
#define QSERDES_V5_COM_LOCK_CMP2_MODE0			0x0b0
#define QSERDES_V5_COM_LOCK_CMP1_MODE1			0x0b4
#define QSERDES_V5_COM_LOCK_CMP2_MODE1			0x0b8
#define QSERDES_V5_COM_DEC_START_MODE0			0x0bc
#define QSERDES_V5_COM_DEC_START_MODE1			0x0c4
#define QSERDES_V5_COM_DIV_FRAC_START1_MODE0		0x0cc
#define QSERDES_V5_COM_DIV_FRAC_START2_MODE0		0x0d0
#define QSERDES_V5_COM_DIV_FRAC_START3_MODE0		0x0d4
#define QSERDES_V5_COM_DIV_FRAC_START1_MODE1		0x0d8
#define QSERDES_V5_COM_DIV_FRAC_START2_MODE1		0x0dc
#define QSERDES_V5_COM_DIV_FRAC_START3_MODE1		0x0e0
#define QSERDES_V5_COM_VCO_TUNE_MAP			0x10c
#define QSERDES_V5_COM_VCO_TUNE1_MODE0			0x110
#define QSERDES_V5_COM_VCO_TUNE2_MODE0			0x114
#define QSERDES_V5_COM_VCO_TUNE1_MODE1			0x118
#define QSERDES_V5_COM_VCO_TUNE2_MODE1			0x11c
#define QSERDES_V5_COM_VCO_TUNE_INITVAL2		0x124
#define QSERDES_V5_COM_CLK_SELECT			0x154
#define QSERDES_V5_COM_HSCLK_SEL			0x158
#define QSERDES_V5_COM_HSCLK_HS_SWITCH_SEL		0x15c
#define QSERDES_V5_COM_CORECLK_DIV_MODE0		0x168
#define QSERDES_V5_COM_CORECLK_DIV_MODE1		0x16c
#define QSERDES_V5_COM_CORE_CLK_EN			0x174
#define QSERDES_V5_COM_CMN_CONFIG			0x17c
#define QSERDES_V5_COM_CMN_MISC1			0x19c
#define QSERDES_V5_COM_CMN_MODE				0x1a0
#define QSERDES_V5_COM_CMN_MODE_CONTD			0x1a4
#define QSERDES_V5_COM_VCO_DC_LEVEL_CTRL		0x1a8
#define QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE1_MODE0	0x1ac
#define QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE2_MODE0	0x1b0
#define QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE1_MODE1	0x1b4
#define QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE2_MODE1	0x1b8
#define QSERDES_V5_COM_BIN_VCOCAL_HSCLK_SEL		0x1bc

#endif