summary refs log tree commit diff
path: root/drivers/clk/ingenic/cgu.h
diff options
context:
space:
mode:
authorPaul Cercueil <paul@crapouillou.net>2019-05-02 23:25:02 +0200
committerStephen Boyd <sboyd@kernel.org>2019-06-07 11:49:01 -0700
commit13ad1948d90d139437257d73622735d0f075777e (patch)
treecc562edccdbd0d0eaa042e3f9a14fdfd6508b61b /drivers/clk/ingenic/cgu.h
parent74054c413ae8c36a5529e7891c2450a747667753 (diff)
downloadlinux-13ad1948d90d139437257d73622735d0f075777e.tar.gz
clk: ingenic/jz4725b: Fix "pll half" divider not read/written properly
The code was setting the bit 21 of the CPCCR register to use a divider
of 2 for the "pll half" clock, and clearing the bit to use a divider
of 1.

This is the opposite of how this register field works: a cleared bit
means that the /2 divider is used, and a set bit means that the divider
is 1.

Restore the correct behaviour using the newly introduced .div_table
field.

Signed-off-by: Paul Cercueil <paul@crapouillou.net>
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
Diffstat (limited to 'drivers/clk/ingenic/cgu.h')
0 files changed, 0 insertions, 0 deletions